Epicareer Might not Working Properly
Learn More

ASIC Digital Design, Sr Staff Engineer

Salary undisclosed

Apply on


Original
Simplified
Synopsys is at the heart of all the advanced silicon design, we supply the essential tools and intellectual properties to enable the semiconductor design, verification, and production. We're powering all state-of-the-art design market with the world's most advanced technologies for chip design and software security.

DDR PHY IP is a staple of the mixed-signal IP market, and Synopsys is the leading provider of DDR PHY IP products. All current and next-generation technologies are being developed by the DDR PHY IP team, both digital and analog components, complement each other in creating a high-performance, high-bandwidth, low-latency and low-power products.

We are looking for Sr. Staff ASIC Digital Design Engineer to join Synopsys DDR PHY IP team to innovate and develop the latest world-class market-leading DesignWare DDR PHY IP solution. Be part of a global diverse team that pushes boundaries on DDR PHY IP development and solution, your passion and expertise will shape the next generation of product innovation, performance, and efficiency.

What you will do:
  • In this role, you will be in a leadership role to contribute to all phases of designs of DDR PHY IP from design specification to productization, including certain level of customer support into their SoCs.
  • Designing and micro-architecting DDR PHY IP writing Verilog and SystemVerilog code and design specification
  • Conduct simulation and analysis of designs working with Verification, Timing, DFT, and Power team members
  • Analyzing and fixing Lint, CDC/RDC, DFT, Timing, and power issues
  • Maintain and improve design automating flow and process


Required Skills:
  • BS in Electrical Engineering and a minimum of 8 years of experience in complex technical development
  • Experience with synthesizable Verilog and System Verilog design concepts, coding, and implementation
  • Experience with front-end design flows such as linting, synthesis, timing investigation and closure, cross-domain clocking, DFT, and power optimization techniques
  • Exhibit excellent communication skills and be self-motivated
  • Understanding of DDR memory and DDRPHY architecture is a plus


The base salary range across the U.S. for this role is between $ 156,000-$233,0 00. In addition, this role may be eligible for an annual bonus, equity, and other discretionary bonuses. Synopsys offers comprehensive health, wellness, and financial benefits as part of a competitive total rewards package. The actual compensation offered will be based on a number of job-related factors, including location, skills, experience, and education. Your recruiter can share more specific details on the total rewards package upon request.

Inclusion and Diversity are important to us. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, gender identity, age, military veteran status, or disability.
Employers have access to artificial intelligence language tools (“AI”) that help generate and enhance job descriptions and AI may have been used to create this description. The position description has been reviewed for accuracy and Dice believes it to correctly reflect the job opportunity.
Report this job